Edmund Gunn Jr.

EG3573

N16134179

ECE 6443 VLSI

Azeez B.

Charan C.

Semester Partner Project

Bhuvana - bbm6154

Edmund's Submission

## Simulations:

1. Counter: The waveform shows the counter incrementing on each clock cycle, with the count output increasing from 0 to 15 (4 bits). The counter resets to 0 when it reaches its maximum value.



2. Comparator: The simulation verifies the comparator's functionality by showing the comp output going high when data\_in matches data\_out, indicating a match between the input and stored data.



3. Multiplexer: The waveform demonstrates the multiplexer selecting between data inputs based on the sel signal. When sel is low, data0 is passed to dout, and when sel is high, data1 is passed to dout.



4. Decoder: The simulation shows the decoder converting a 2-bit binary input (addr) into a 4-bit one-hot output (word\_line). Each address input corresponds to a unique word line being asserted high.



5. Controller: The waveform illustrates the controller's state transitions based on the current state and input signals. It generates appropriate control signals for BIST operations like write, read, and compare.



6. SRAM: The simulation verifies the SRAM's read and write operations. Data is written to the memory when write\_en is high and read from the memory when read\_en is high, with the data appearing on the dout port.



## **Synthesis**

 Counter: The synthesized counter schematic shows a 4-bit synchronous up-counter with a reset. The critical path is highlighted, indicating the longest delay path that limits the maximum operating frequency.

```
Path 1: VIOLATED (-129 ps) Setup Check with Pin cnt reg reg[10]/clk->d
          Group: clk
     Startpoint: (R) cnt_reg_reg[0]/clk
          Clock: (R) clk
       Endpoint: (R) cnt_reg_reg[10]/d
          Clock: (R) clk
                     Capture
                                   Launch
       Clock Edge:+ 50
                                        0
      Net Latency:+ 0
Net Latency:+ 0 (I)
Arrival:= 50
                                         0
                                       0 (I)
                        17
             Setup:-
     Required Time:=
                          33
      Launch Clock:-
                          0
         Data Path:-
                         162
             Slack:=
                        -129
```

```
File Edit View Search Terminal Help

create_clock -period 180.0 -name clk [get_ports clk]

set_input_delay 0.1 -clock clk [all_inputs]

set_output_delay 0.15 -clock clk [all_outputs]

set_load 0.1 [all_outputs]

set_max_fanout 1 [all_inputs]

set_fanout_load 8 [all_outputs]

set_clock_uncertainty .01 [all_clocks ]

set_clock_latency 0.01 -source [get_ports clk]
```

```
Path 1: MET (1 ps) Setup Check with Pin cnt reg reg[10]/clk->d
         Group: clk
     Startpoint: (R) cnt reg reg[0]/clk
         Clock: (R) clk
      Endpoint: (R) cnt_reg_reg[10]/d
         Clock: (R) clk
                                  Launch
                    Capture
       Clock Edge:+
                        180
       Src Latency:+
                         0
                                       0
                         0 (I)
                                       0 (I)
      Net Latency:+
          Arrival:=
                        180
            Setup:-
                        17
     Required Time:=
                        163
      Launch Clock:-
                        0
        Data Path:-
                        162
            Slack:=
                          1
```



2. Comparator: The synthesized comparator circuit compares two 4-bit inputs (data\_in and data\_out) and generates a 1-bit output (comp) indicating whether the inputs match.



3. Multiplexer: The synthesized multiplexer schematic shows a 2-to-1 multiplexer that selects between two 4-bit data inputs (data0 and data1) based on a select signal (sel), producing a 4-bit output (dout).



4. Decoder: The synthesized decoder circuit converts a 2-bit address input (addr) into a 4-bit one-hot output (word\_line), enabling the selection of a specific word line in the SRAM.



5. Controller: The synthesized controller schematic shows a finite state machine that generates control signals for BIST operations based on the current state and input signals. The critical path is highlighted.

```
Path 1: VIOLATED (-48 ps) Setup Check with Pin current_reg[0]/clk->d
          Group: clk
    Startpoint: (R) current reg[1]/clk
          Clock: (R) clk
       Endpoint: (R) current reg[0]/d
         Clock: (R) clk
                                   Launch
                     Capture
       Clock Edge:+
                          50
                                        0
       Src Latency:+
                          0
                                        0
       Net Latency:+
                          0 (I)
                                        0 (I)
           Arrival:=
                          50
             Setup:-
                          17
    Required Time:=
     Launch Clock:-
                          0
        Data Path:-
                          81
             Slack:=
                         -48
```

```
File Edit View Search Terminal Help

create_clock -period 100.0 -name clk [get_ports clk]

set_input_delay 0.1 -clock clk [all_inputs]

set_output_delay 0.15 -clock clk [all_outputs]

set_load 0.1 [all_outputs]

set_max_fanout 1 [all_inputs]

set_fanout_load 8 [all_outputs]

set_clock_uncertainty .01 [all_clocks ]

set_clock_latency 0.01 -source [get_ports clk]
```

```
Path 1: MET (2 ps) Setup Check with Pin current reg[0]/clk->d
          Group: clk
    Startpoint: (R) current reg[1]/clk
          Clock: (R) clk
       Endpoint: (R) current_reg[0]/d
          Clock: (R) clk
                     Capture
                                   Launch
        Clock Edge:+
                         100
                                        0
       Src Latency:+
                          0
                                        0
      Net Latency:+
                           0 (I)
                                        0 (I)
           Arrival:=
                         100
             Setup:-
                          17
    Required Time:=
                          83
     Launch Clock:-
                           0
         Data Path:-
                          81
             Slack:=
                           2
```



6. SRAM: The synthesized SRAM schematic shows the memory array, address decoder, and read/write circuitry. The critical path is highlighted, indicating the longest delay path that determines the maximum operating frequency. Timing constraints are met after resolving setup and hold violations.

```
Path 1: VIOLATED (-66 ps) Late External Delay Assertion at pin ramout[0]
         Group: clk
     Startpoint: (R) addr reg reg[0]/clk
         Clock: (R) clk
      Endpoint: (R) ramout[0]
         Clock: (R) clk
                    Capture
                                Launch
       Clock Edge:+
                         50
      Src Latency:+
                         0
                                      0
                        0 (I)
                                      0 (I)
      Net Latency:+
          Arrival:=
                         50
     Output Delay:-
                         0
    Required Time:=
                         50
     Launch Clock:-
                          0
        Data Path:-
                        115
            Slack:=
                        -66
```

```
File Edit View Search Terminal Help

create_clock -period 120.0 -name clk [get_ports clk]

set_input_delay 0.1 -clock clk [all_inputs]

set_output_delay 0.15 -clock clk [all_outputs]

set_load 0.1 [all_outputs]

set_max_fanout 1 [all_inputs]

set_fanout_load 8 [all_outputs]

set_clock_uncertainty .01 [all_clocks ]

set_clock_latency 0.01 -source [get_ports clk]
```

```
Path 1: MET (4 ps) Late External Delay Assertion at pin ramout[0]
          Group: clk
     Startpoint: (R) addr reg reg[0]/clk
          Clock: (R) clk
       Endpoint: (R) ramout[0]
          Clock: (R) clk
                     Capture
                                   Launch
        Clock Edge:+
                         120
                                        0
       Src Latency:+
                                        0
                           0
       Net Latency:+
                                        0 (I)
                           0 (I)
           Arrival:=
                                        0
                         120
      Output Delay:-
                           0
     Required Time:=
                         120
      Launch Clock:-
                           0
         Data Path:-
                         115
```

4

Slack:=

